DocumentCode :
930051
Title :
Switch-level timing simulation of bipolar ECL circuits
Author :
Yang, Andrew T. ; Chang, Yu-Hsu ; Saab, Daniel G. ; Hajj, Ibrahim N.
Author_Institution :
Dept. of Electr. Eng., Washington Univ., Seattle, WA, USA
Volume :
12
Issue :
4
fYear :
1993
fDate :
4/1/1993 12:00:00 AM
Firstpage :
516
Lastpage :
530
Abstract :
A method for switch-level timing simulation of bipolar emitter-coupled-logic (ECL) circuits is presented. The approach is based on the development of a switch level model of the transistor and on the representation of the circuit by a switch-graph. The circuit is partitioned into subcircuits, and the symbolic logic expressions, which represent the logic states of the nodes in terms of subcircuit inputs and initial conditions, are then generated. Timing information is computed using a new physical delay model based on device equations, transistor interconnection, input slew rate, and loading conditions. The delay model was derived on the basis of average branch current analysis and incorporates more than 15 delay-sensitive circuit and SPICE BJT model parameters. The use of a novel parametric correction scheme permits greater freedom to handle complex effects such as high-level injection, parasitic resistances, and interconnection delay. In addition, the dynamic fanout effects due to base leakage current are incorporated by a fanout collapsing technique
Keywords :
bipolar integrated circuits; circuit analysis computing; delays; emitter-coupled logic; equivalent circuits; integrated logic circuits; SPICE BJT model parameters; average branch current analysis; bipolar ECL circuits; device equations; emitter-coupled-logic; high-level injection, parasitic resistances; input slew rate; interconnection delay; loading conditions; parametric correction scheme; physical delay model; switch level model; switch-graph; switch-level timing simulation; symbolic logic expressions; transistor interconnection; Circuit simulation; Delay; Equations; Integrated circuit interconnections; Logic circuits; Logic devices; Physics computing; Switches; Switching circuits; Timing;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.229735
Filename :
229735
Link To Document :
بازگشت