DocumentCode :
932310
Title :
Testability and self-test in NMOS and CMOS VLSI signal processors
Author :
Murray, A.F. ; Denyer, P.B.
Author_Institution :
University of Edinburgh, Department of Electrical Engineering, Edinburgh, UK
Volume :
132
Issue :
3
fYear :
1985
fDate :
6/1/1985 12:00:00 AM
Firstpage :
93
Abstract :
The paper presents a system of random pattern/signature analysis self-test in NMOS bit-serial signal processing chips, designed by a silicon compiler. Fault coverage is very high, and is determined without full fault simulation. A trial design shows that the cost in silicon, power, complexity and design difficulty is extremely low. A hierarchical system test can be performed, thus permitting fault tolerance. A dynamic CMOS design style supersedes that of the NMOS bit-serial cells. The problem of generating tests for stuck-open faults is removed. This is proved analytically and fault simulation results are presented.
Keywords :
CMOS integrated circuits; VLSI; circuit CAD; field effect integrated circuits; integrated circuit technology; integrated circuit testing; logic CAD; logic testing; microprocessor chips; CAD; CMOS VLSI; IC testing; NMOS; Si compiler; bit-serial signal processing chips; computer-aided design; digital IC; fault simulation; fault tolerance; hierarchical system test; logic testing; signature analysis self-test;
fLanguage :
English
Journal_Title :
Electronic Circuits and Systems, IEE Proceedings G
Publisher :
iet
ISSN :
0143-7089
Type :
jour
DOI :
10.1049/ip-g-1:19850021
Filename :
4646479
Link To Document :
بازگشت