DocumentCode :
934045
Title :
Bit-level systolic array implementation of the winograd fourier transform algorithm
Author :
Ward, J.S. ; McCanny, J.V. ; McWhirter, J.G.
Author_Institution :
Royal Signals & Radar establishment, Malvern, UK
Volume :
132
Issue :
6
fYear :
1985
fDate :
10/1/1985 12:00:00 AM
Firstpage :
473
Lastpage :
479
Abstract :
A bit level systolic array system is proposed for the Winograd Fourier transform algorithm. The design uses bit-serial arithmetic and, in common with other systolic arrays, features nearest-neighbour interconnections, regularity and high throughput. The short interconnections in this method contrast favourably with the long interconnections between butterflies required in the FFT. The structure is well suited to VLSI implementations. It is demonstrated how long transforms can be implemented with components designed to perform a short length transform. These components build into longer transforms preserving the regularity and structure of the short length transform design.
Keywords :
VLSI; computerised signal processing; fast Fourier transforms; parallel processing; DFT; FFT; VLSI; Winograd Fourier transform algorithm; bit level systolic array; bit-serial arithmetic; digital signal processing; discrete Fourier transform; nearest-neighbour interconnections; short length transform;
fLanguage :
English
Journal_Title :
Communications, Radar and Signal Processing, IEE Proceedings F
Publisher :
iet
ISSN :
0143-7070
Type :
jour
DOI :
10.1049/ip-f-1.1985.0088
Filename :
4646655
Link To Document :
بازگشت