• DocumentCode
    939705
  • Title

    Fast Interconnect and Gate Timing Analysis for Performance Optimization

  • Author

    Abbaspour, Soroush ; Pedram, Massoud ; Ajami, Amir ; Kashyap, Chandramouli

  • Author_Institution
    IBM Corp., Hopewell Junction, NY
  • Volume
    14
  • Issue
    12
  • fYear
    2006
  • Firstpage
    1383
  • Lastpage
    1388
  • Abstract
    Static timing analysis is a key step in the physical design optimization of VLSI designs. The lumped capacitance model for gate delay and the Elmore model for wire delay have been shown to be inadequate for wire-dominated designs. Using the effective capacitance model for the gate delay calculation and model-order reduction techniques for wire delay calculation is prohibitively expensive. In this paper, we present sufficiently accurate and highly efficient filtering algorithms for interconnect timing as well as gate timing analysis. The key idea is to partition the circuit into low and high complexity circuits, whereby low complexity circuits are handled with efficient algorithms such as total capacitance algorithm for gate delay and the Elmore metric for wire delay and high complexity circuits are handled with sign-off algorithms. Experimental results on microprocessor designs show accuracies that are quite comparable with sign-off delay calculators with more than of 65% reduction in the computation times
  • Keywords
    VLSI; circuit optimisation; delay estimation; integrated circuit design; integrated circuit interconnections; reduced order systems; timing; Elmore delay; VLSI designs; asymptotic waveform; gate delay calculation; interconnect delay calculation; model-order reduction; physical design optimization; sign-off delay calculators; static timing analysis; wire delay calculation; Capacitance; Delay effects; Design optimization; Filtering algorithms; Integrated circuit interconnections; Partitioning algorithms; Performance analysis; Timing; Very large scale integration; Wire; Asymptotic waveform; Elmore delay; effective capacitance; gate delay calculation; interconnect delay calculation; static timing analysis;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2006.887834
  • Filename
    4052338