DocumentCode
940557
Title
Post-fabrication clock-timing adjustment using genetic algorithms
Author
Takahashi, Eiichi ; Kasai, Yuji ; Murakawa, Masahiro ; Higuchi, Tetsuya
Author_Institution
MIRAI Project & Adv. Semicond. Res. Center, Nat. Inst. of Adv. Ind. Sci. & Technol., Tsukuba, Japan
Volume
39
Issue
4
fYear
2004
fDate
4/1/2004 12:00:00 AM
Firstpage
643
Lastpage
650
Abstract
To solve the problem of fluctuations in clock timing (also known as "clock skew" problems), we propose an approach for the implementation of post-fabrication clock-timing adjustment utilizing genetic algorithms (GAs). This approach is realized by the combination of dedicated adjustable circuitry and adjustment software, with the values for multiple programmable delay circuits inserted into the clock lines being determined by the adjustment software after fabrication. The proposed approach has three advantages: 1) enhancement in clock frequencies leading to improved operational yields; 2) lower power supply voltages, while maintaining operational yield; and 3) reductions in design times. Two different LSIs have been developed: the first is a programmable delay circuit, developed as an element of the clock-timing adjustment, while the second is a medium-scale circuit, developed to evaluate these advantages in a real chip. Experiments with these two LSIs, as well as a design experiment, have demonstrated these advantages with an enhancement in clock frequency of 25% (max), a reduction in the power-supply voltage of 33%, and a 21% shorter design time.
Keywords
circuit CAD; circuit optimisation; clocks; delay circuits; genetic algorithms; large scale integration; programmable circuits; timing; LSIs; adjustment software; clock frequencies; clock lines; clock skew problems; dedicated adjustable circuitry; genetic algorithms; medium-scale circuit; multiple programmable delay circuits; post-fabrication clock-timing adjustment; power supply voltages; Circuits; Clocks; Delay; Fabrication; Fluctuations; Frequency; Genetic algorithms; Power supplies; Timing; Voltage;
fLanguage
English
Journal_Title
Solid-State Circuits, IEEE Journal of
Publisher
ieee
ISSN
0018-9200
Type
jour
DOI
10.1109/JSSC.2004.824706
Filename
1278583
Link To Document