DocumentCode :
956746
Title :
Timing uncertainties of A/D converters: theoretical study and experiments
Author :
Janik, Jean-Marie ; Bloyet, Daniel
Author_Institution :
Philips Semiconducteurs, Caen, France
Volume :
53
Issue :
2
fYear :
2004
fDate :
4/1/2004 12:00:00 AM
Firstpage :
561
Lastpage :
565
Abstract :
For high-speed analog-to-digital converters, sampling jitter is a relevant parameter, limiting over-all performances of mixed-signal systems. Among the several contributions usually encountered in such systems, this paper focuses on the one generated by the clock interface and sampling circuits of the converter. To have an accurate description of this "internal" sampling jitter, a theoretical model is first introduced and then experimentally validated.
Keywords :
analogue-digital conversion; timing jitter; A/D converters; analog-to-digital converter; analog-to-digital converters; clock interface; internal sampling jitter; mixed-signal systems; sampling circuits; theoretical model; timing jitter; timing uncertainties; Analog-digital conversion; Clocks; Frequency conversion; Frequency estimation; Histograms; Robustness; Sampling methods; Testing; Timing jitter; Uncertainty;
fLanguage :
English
Journal_Title :
Instrumentation and Measurement, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9456
Type :
jour
DOI :
10.1109/TIM.2003.820461
Filename :
1284891
Link To Document :
بازگشت