DocumentCode
9637
Title
Verification of Reconfigurable Binary Decision Diagram-Based Single-Electron Transistor Arrays
Author
Yung-Chih Chen ; Chun-Yao Wang ; Ching-Yi Huang
Author_Institution
Dept. of Comput. Sci. & Eng., Yuan Ze Univ., Taoyuan, Taiwan
Volume
32
Issue
10
fYear
2013
fDate
Oct. 2013
Firstpage
1473
Lastpage
1483
Abstract
Recently, single-electron transistors (SETs) have been attracting substantial attention and are considered candidate devices for future integrated circuits due to their ultralow power consumption. To realize SETs, a binary decision diagram-based SET array is proposed as a suitable candidate for implementing Boolean circuits. Then, some works started developing computer-aided design techniques for this new architecture. However, most of them focused on the development of mapping techniques. How to verify the mapping results is still an open problem. Thus, in this paper, we address this problem and develop a satisfiability (SAT)-based verification method. We propose a transformation approach to model the functionality of a mapped SET array as a conjunctive normal form formula. Then, the problem that whether the SET array is functionally equivalent to its specification circuit can be solved with a SAT solver. The experimental results show that the proposed method can successfully verify correct and incorrect SET array implementations with reasonable verification time.
Keywords
Boolean algebra; CAD; binary decision diagrams; computability; low-power electronics; single electron transistors; Boolean circuits; SAT solver; SAT-based verification; SET array; computer-aided design; conjunctive normal form formula; integrated circuits; mapping techniques; reconfigurable binary decision diagram; satisfiability-based verification; single electron transistor arrays; specification circuit; ultralow power consumption; Boolean functions; Data structures; Image edge detection; Integrated circuit modeling; Logic gates; Single electron transistors; Transforms; Boolean satisfiability problem; functional equivalence checking; reconfigurable binary decision diagram-based single-electron transistor arrays;
fLanguage
English
Journal_Title
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher
ieee
ISSN
0278-0070
Type
jour
DOI
10.1109/TCAD.2013.2267453
Filename
6600827
Link To Document