• DocumentCode
    968588
  • Title

    Bridging fault diagnostic tool based on DIDDQ probabilistic signatures, circuit layout parasitics and logic errors

  • Author

    Hariri, Y. ; Thibeault, C.

  • Author_Institution
    Ecole de Technol. Super., Montreal
  • Volume
    1
  • Issue
    6
  • fYear
    2007
  • Firstpage
    694
  • Lastpage
    705
  • Abstract
    A diagnostic tool for bridging faults combining three different data sources is presented. The first data source is a set of DeltaIDDQ measurements used to identify the most probable fault type. The second source is a list of parasitic capacitances extracted from layout and used to create a list of realistic potential bridging fault sites. The third source is logical faults detected at the primary outputs (including scan flip flops), used to limit the number of suspected gates. The combination of these data significantly reduces the number of potential fault sites to consider in the diagnosis process. Simulation results confirm that the number of potential bridging fault sites is reduced from O(N2) to less than O(N), where N is the number of nodes in the circuit. The tool therefore converges quickly towards the solution while using less resources. A new technique is also introduced to estimate the additional delay caused by the diagnosed bridging fault based on the diagnostic results. Performing this estimation allows us to confirm the previous diagnosis results.
  • Keywords
    circuit analysis computing; circuit layout; fault location; flip-flops; logic gates; probabilistic logic; bridging fault diagnostic tool; circuit layout parasitics; flip flops; logic errors; parasitic capacitances; probabilistic signatures;
  • fLanguage
    English
  • Journal_Title
    Computers & Digital Techniques, IET
  • Publisher
    iet
  • ISSN
    1751-8601
  • Type

    jour

  • DOI
    10.1049/iet-cdt:20060199
  • Filename
    4378468