DocumentCode
9767
Title
A Generic Model of Memristors With Parasitic Components
Author
Sah, Maheshwar Pd ; Changju Yang ; Hyongsuk Kim ; Muthuswamy, Bharathwaj ; Jevtic, Jovan ; Chua, Leon
Author_Institution
Dept. of Comput. Sci. & Eng., Univ. of Notre Dame, Notre Dame, IN, USA
Volume
62
Issue
3
fYear
2015
fDate
Mar-15
Firstpage
891
Lastpage
898
Abstract
In this paper, a generic model of memristive systems, which can emulate the behavior of real memristive devices is proposed. Non-ideal pinched hysteresis loops are sometimes observed in real memristive devices. For example, the hysteresis loops may deviate from the origin over a broad range of amplitude A and frequency f of the input signal. This deviation from the ideal case is often caused by parasitic circuit elements exhibited by real memristive devices. In this paper, we propose a generic memristive circuit model by adding four parasitic circuit elements, namely, a small capacitance, a small inductance, a small DC current source, and a small DC voltage source, to the memristive device. The adequacy of this model is verified experimentally and numerically with two thermistors (NTC and PTC) memristors.
Keywords
memristor circuits; memristors; thermistors; DC current source; DC voltage source; generic memristive circuit model; generic model; memristive device; memristive system; memristor; nonideal pinched hysteresis loop; parasitic circuit element; parasitic component; thermistor; Hysteresis; Integrated circuit modeling; Mathematical model; Memristors; Shape; Thermistors; Voltage measurement; Generic model; memristive devices; memristor; parasitic components; pinched hysteresis loop;
fLanguage
English
Journal_Title
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher
ieee
ISSN
1549-8328
Type
jour
DOI
10.1109/TCSI.2014.2373674
Filename
7004879
Link To Document