DocumentCode
978307
Title
Yield and performance enhancement through redundancy in VLSI and WSI multiprocessor systems
Author
Koren, Israel ; Pradhan, Dhiraj K.
Author_Institution
Technion-Israel Institute of Technology, Haifa, Israel
Volume
74
Issue
5
fYear
1986
fDate
5/1/1986 12:00:00 AM
Firstpage
699
Lastpage
711
Abstract
New challenges have been brought to fault-tolerant computing and processor architecture research because of developments in IC technology. One emerging area is development of architectures, built by interconnecting a large number of processing elements on a single chip or wafer. Two important areas, related to such VLSI processor arrays, are the focus of this paper; they are fault-tolerance and yield improvement techniques. Fault tolerance in these VLSI processor arrays is of real practical significance; it provides for much-needed reliability improvement. Therefore, we first describe the underlying concepts of fault tolerance at work in these multiprocessor systems. These precepts are useful to then present certain techniques that will incorporate fault tolerance integrally into the design. In the second part of the paper we discuss models that evaluate how yield enhancement and reliability improvement may be achieved by certain fault-tolerant techniques.
Keywords
Circuit faults; Computer architecture; Fault tolerance; Fault tolerant systems; Integrated circuit interconnections; Multiprocessing systems; Redundancy; Technological innovation; Testing; Very large scale integration;
fLanguage
English
Journal_Title
Proceedings of the IEEE
Publisher
ieee
ISSN
0018-9219
Type
jour
DOI
10.1109/PROC.1986.13532
Filename
1457800
Link To Document