DocumentCode :
979677
Title :
Design, Simulation, and Testing of a CMOS Analog Decoder for the Block Length-40 UMTS Turbo Code
Author :
Graell i Amat, Alexandre ; Benedetto, S. ; Montorsi, Guido ; Vogrig, D. ; Neviani, Andrea ; Gerosa, A.
Volume :
54
Issue :
6
fYear :
2006
fDate :
6/1/2006 12:00:00 AM
Firstpage :
1143
Lastpage :
1143
Abstract :
In this paper, we present an all-analog implementation of the rate-1/3, block length 40, UMTS turbo decoder. The prototype was designed and fabricated in a 0.35 \\mu m CMOS technology and operates at 3.3 V. We also introduce a discrete-time first-order model for analog decoders which allows fast BER simulations, while taking into account circuit transient behavior and component mismatch. The model is applied to the rate-1/3 analog turbo decoder for UMTS defined in the 3GPP standard, and the discrete-time model predictions are compared with the decoder experimental performance and the transistor-level simulations. These results demonstrated that this model can be successfully used as a tool to both predict analog decoder performance and give design guidelines for complex decoders, for which circuit-level simulations are impractical.
Keywords :
3G mobile communication; CMOS analog integrated circuits; CMOS technology; Circuit simulation; Decoding; Predictive models; Semiconductor device modeling; Testing; Turbo codes; Virtual prototyping;
fLanguage :
English
Journal_Title :
Communications, IEEE Transactions on
Publisher :
ieee
ISSN :
0090-6778
Type :
jour
DOI :
10.1109/TCOMM.2006.876881
Filename :
1643542
Link To Document :
بازگشت