DocumentCode
979932
Title
Preprocessing and Partial Rerouting Techniques for Accelerating Reconfiguration of Degradable VLSI Arrays
Author
Jigang, Wu ; Srikanthan, Thambipillai ; Han, Xiaogang
Author_Institution
Sch. of Comput. Technol. & Autom., Tianjin Polytech. Univ., Tianjin, China
Volume
18
Issue
2
fYear
2010
Firstpage
315
Lastpage
319
Abstract
This paper presents novel techniques to accelerate the reconfiguration of degradable very large scale integration arrays. A preprocessing step is used to derive the upper and lower size bounds of the maximum logical array (MLA) such that only those subarrays that possibly contain the MLA are reconfigured, thereby reducing the reconfiguration time and also obtaining a same-sized logical array. In addition, the partial rerouting approach is generalized so that as many as possible previous routing results can be reused in the current rerouting step. The reconfiguration time is reduced from O((1-??)??????m ??n) to its lower bound O((1-??)??m??n) for m ?? n host arrays with small fault density ??, where ?? is the expected routing length required per logical column.
Keywords
VLSI; logic arrays; network routing; reconfigurable architectures; degradable VLSI arrays; fault density; maximum logical array; partial rerouting techniques; preprocessing; reconfiguration; very large scale integration arrays; Algorithm; degradable very large scale integration arrays; fault tolerance; reconfiguration; routing;
fLanguage
English
Journal_Title
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher
ieee
ISSN
1063-8210
Type
jour
DOI
10.1109/TVLSI.2008.2009057
Filename
5031898
Link To Document