• DocumentCode
    987002
  • Title

    VLSI implementation of MIMO detection using the sphere decoding algorithm

  • Author

    Burg, Andreas ; Borgmann, Moritz ; Wenk, Markus ; Zellweger, Martin ; Fichtner, Wolfgang ; Bölcskei, Helmut

  • Author_Institution
    Swiss Fed. Inst. of Technol., Zurich, Switzerland
  • Volume
    40
  • Issue
    7
  • fYear
    2005
  • fDate
    7/1/2005 12:00:00 AM
  • Firstpage
    1566
  • Lastpage
    1577
  • Abstract
    Multiple-input multiple-output (MIMO) techniques are a key enabling technology for high-rate wireless communications. This paper discusses two ASIC implementations of MIMO sphere decoders. The first ASIC attains maximum-likelihood performance with an average throughput of 73 Mb/s at a signal-to-noise ratio (SNR) of 20 dB; the second ASIC shows only a negligible bit-error-rate degradation and achieves a throughput of 170 Mb/s at the same SNR. The three key contributing factors to high throughput and low complexity are: depth-first tree traversal with radius reduction, implemented in a one-node-per-cycle architecture, the use of the ℓ-instead of ℓ2-norm, and, finally, the efficient implementation of the enumeration approach recently proposed in . The resulting ASICs currently rank among the fastest reported MIMO detector implementations.
  • Keywords
    MIMO systems; VLSI; application specific integrated circuits; maximum likelihood decoding; maximum likelihood detection; mobile communication; ASIC; MIMO detection; MIMO sphere decoders; VLSI; maximum-likelihood performance; multiple-input multiple-output techniques; spatial multiplexing; sphere decoding algorithm; very large scale integration; wireless communications; Application specific integrated circuits; Degradation; Detectors; MIMO; Maximum likelihood decoding; Maximum likelihood detection; Signal to noise ratio; Throughput; Very large scale integration; Wireless communication; Detection; maximum likelihood (ML); multiple-input multiple-output (MIMO); spatial multiplexing; sphere decoding; very large scale integration (VLSI); wireless communications;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.2005.847505
  • Filename
    1459002