• DocumentCode
    990457
  • Title

    Exploiting multicycle false paths in the performance optimization of sequential logic circuits

  • Author

    Ashar, Pranav ; Dey, Sujit ; Malik, Sharad

  • Author_Institution
    C&C Res. Labs., NEC Res. Inst., Princeton, NJ, USA
  • Volume
    14
  • Issue
    9
  • fYear
    1995
  • fDate
    9/1/1995 12:00:00 AM
  • Firstpage
    1067
  • Lastpage
    1075
  • Abstract
    This paper addresses the performance optimization problem for sequential logic circuits. It is shown how the notion of false paths, traditionally defined for combinational logic circuits, can be extended to the sequential context by considering the operation of the circuit over multiple clock-cycles. These multicycle false paths can be removed from the circuit using techniques similar to those proposed for combinational logic circuits. This observation offers new techniques to improve the performance of sequential logic circuits. An implementation of an algorithm that uses these ideas shows significant performance improvement on some typical benchmark circuits at a modest area overhead
  • Keywords
    circuit optimisation; clocks; fault diagnosis; logic testing; sequential circuits; area overhead; benchmark circuits; multicycle false paths; multiple clock-cycles; performance optimization; sequential logic circuits; Circuit synthesis; Circuit topology; Clocks; Combinational circuits; Digital circuits; Logic circuits; National electric code; Optimization; Registers; Sequential circuits;
  • fLanguage
    English
  • Journal_Title
    Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0278-0070
  • Type

    jour

  • DOI
    10.1109/43.406708
  • Filename
    406708