Title :
High-speed, low-power correlated double sampling counter for column-parallel CMOS imagers
Author :
Lee, D. ; Han, G.
Author_Institution :
Yonsei Univ., Seoul
Abstract :
A high-speed low-power correlated double sampling counter for column parallel CMOS imagers is proposed. Unlike a conventional up/down counter, the proposed counter performs correlated double sampling using a two´s complement arithmetic. The proposed counter can be implemented using only 16 transistors per bit. Simulation results show 32% reduction of power consumption and 2.4 times improvement of maximum speed over a conventional up/down counter.
Keywords :
CMOS image sensors; analogue-digital conversion; high-speed integrated circuits; low-power electronics; column-parallel CMOS imagers; correlated double sampling counter;
Journal_Title :
Electronics Letters
DOI :
10.1049/el:20072490