DocumentCode :
996045
Title :
Efficient metrics and high-level synthesis for dynamically reconfigurable logic
Author :
Meribout, Mahmoud ; Motomura, Masato
Author_Institution :
ULSI Labs., NEC Corp., Kanagawa, Japan
Volume :
12
Issue :
6
fYear :
2004
fDate :
6/1/2004 12:00:00 AM
Firstpage :
603
Lastpage :
621
Abstract :
The increase in complexity of programmable hardware platforms results in the need to develop efficient high-level synthesis (HLS) tools since it allows more efficient exploration of the design space while predicting the effects of technology specific tools on the design space. Much of the previous works however neglect the delay of interconnects (e.g. multiplexer) which can indeed contribute heavily on the overall performance of the design. In addition, in the case of dynamic reconfigurable logic (DRL) circuits, unless an appropriate design methodology is followed, large number of configurable logic blocks (CLBs) could be used for communication between contexts, rather than for implementing functional units (FUs). The aim of this paper is to present a new technique to perform interconnect-sensitive synthesis, targeting dynamic reconfigurable circuits. Further, the proposed technique exploits multiple hardware contexts to achieve efficient designs. Experimental results on several benchmarks, which have been done on our DRL LSI circuit (Meribout, 2000 and Motomura, 1997), demonstrate that by jointly optimizing the interconnect, communication, and function-unit cost, higher quality designs than other previous techniques (e.g. force-directed scheduling) can be achieved.
Keywords :
high level synthesis; logic circuits; programmable logic devices; reconfigurable architectures; DRL LSI circuit; configurable logic blocks; dynamic reconfigurable circuits; dynamic reconfigurable logic; functional units; high-level synthesis tools; interconnect-sensitive synthesis; interconnects; multiplexer; programmable hardware platforms; Context; Delay; Design methodology; Hardware; High level synthesis; Integrated circuit interconnections; Logic design; Multiplexing; Reconfigurable logic; Space technology;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2004.827564
Filename :
1302144
Link To Document :
بازگشت