• DocumentCode
    996567
  • Title

    Rapid method to account for process variation in full-chip capacitance extraction

  • Author

    Labun, Andrew

  • Author_Institution
    Hewlett Packard Corp., Shrewsbury, MA, USA
  • Volume
    23
  • Issue
    6
  • fYear
    2004
  • fDate
    6/1/2004 12:00:00 AM
  • Firstpage
    941
  • Lastpage
    951
  • Abstract
    Full-chip capacitance extraction programs based on lookup techniques, such as HILEX/CUP , can be enhanced to rigorously account for process variations in the dimensions of very large scale integration interconnect wires with only modest additional computational effort. HILEX/CUP extracts interconnect capacitance from layout using analytical models with reasonable accuracy. These extracted capacitances are strictly valid only for the nominal interconnect dimensions; the networked nature of capacitive relationships in dense, complex interconnect structures precludes simple extrapolations of capacitance with dimensional changes. However, the derivatives, with respect to linewidth variation of the analytical models, can be accumulated along with the capacitance itself for each interacting pair of nodes. A numerically computed derivative with respect to metal and dielectric layer thickness variation can also be accumulated. Each node pair´s extracted capacitance and its gradient with respect to linewidth and thickness variation on each metal and dielectric layer can be stored in a file. Thus, instead of storing a scalar value for each extracted capacitance, a vector of 3I+1 values will be stored for capacitance and its gradient, where I is the number of metal layers. Subsequently, this gradient information can be used during circuit simulation in conjunction with any arbitrary vector of interconnect process variations to perform sensitivity analysis of circuit performance.
  • Keywords
    VLSI; capacitance measurement; circuit simulation; design for manufacture; integrated circuit interconnections; integrated circuit layout; sensitivity analysis; HILEX-CUP; capacitance extrapolations; capacitive relationships; circuit performance; circuit simulation; design for manufacturability; dielectric layer; full-chip capacitance extraction; gradient information; integrated circuit interconnections; integrated circuit layout; interconnect capacitance; linewidth variation; lookup techniques; metal layer; process variation; sensitivity analysis; thickness variation; very large scale integration interconnect wires; Analytical models; Capacitance; Circuit simulation; Data mining; Dielectrics; Extrapolation; Integrated circuit interconnections; Sensitivity analysis; Very large scale integration; Wires; Capacitance; design for manufacturability; integrated circuit interconnections; integrated circuit layout; process variation; sensitivity;
  • fLanguage
    English
  • Journal_Title
    Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0278-0070
  • Type

    jour

  • DOI
    10.1109/TCAD.2004.828111
  • Filename
    1302193