• DocumentCode
    997201
  • Title

    Silicon film thickness optimization for SOI-DTMOS from circuit performance considerations

  • Author

    Anand, Bulusu ; Desai, M.P. ; Rao, V. Ramgopal

  • Author_Institution
    Dept. of Electr. Eng., IIT Bombay, Mumbai, India
  • Volume
    25
  • Issue
    6
  • fYear
    2004
  • fDate
    6/1/2004 12:00:00 AM
  • Firstpage
    436
  • Lastpage
    438
  • Abstract
    The performance of partially depleted silicon-on-insulator (PDSOI) dynamic threshold MOSFET (DTMOS) devices is degraded by the body capacitance and body resistance, which depend strongly on the silicon film thickness. We show that the body RC time constant reduces up to a certain value of silicon film thickness, and then saturates. However, delay of a DTMOS circuit is affected not only by the RC delay of the body but also by the additional load capacitance, which appears due to the gate to body contact. In this paper, we propose a model for PDSOI-DTMOS circuit delay, taking the effect of body parasitics into account, and use it to study the circuit delay as a function of silicon film thickness. Using this model, we show that the optimum value of silicon film thickness is approximately equal to the depletion width in the silicon film in a typical sub-100-nm PDSOI-DTMOS technology.
  • Keywords
    MOSFET; capacitance; delay circuits; semiconductor device models; silicon-on-insulator; thick films; 100 nm; RC time constant; SOI-DTMOS; body bias; body capacitance; body parasitics; body resistance; circuit delay; circuit performance; delay model; drive current; dynamic threshold MOSFET; fully depleted silicon-on-insulator; partially depleted silicon-on-insulator; silicon film thickness optimization; CMOS technology; Capacitance; Circuit optimization; Circuit simulation; Delay effects; Immune system; MOSFET circuits; Semiconductor films; Silicon on insulator technology; Thick film circuits; Body bias; DTMOS; FDSOI; PDSOI; body capacitance; body resistance; delay model; drive current; dynamic threshold MOSFET; fully depleted silicon-on-insulator; partially depleted silicon-on-insulator; silicon film thickness;
  • fLanguage
    English
  • Journal_Title
    Electron Device Letters, IEEE
  • Publisher
    ieee
  • ISSN
    0741-3106
  • Type

    jour

  • DOI
    10.1109/LED.2004.829665
  • Filename
    1302251