DocumentCode
999678
Title
Soft Error Susceptibility Analysis of SRAM-Based FPGAs in High-Performance Information Systems
Author
Asadi, Hossein ; Tahoori, Mehdi B. ; Mullins, Brian ; Kaeli, David ; Granlund, Kevin
Author_Institution
EMC Corp., Hopkinton
Volume
54
Issue
6
fYear
2007
Firstpage
2714
Lastpage
2726
Abstract
Soft errors due to cosmic particles are a growing reliability threat for VLSI systems. The vulnerability of FPGA-based designs to soft errors is higher than ASIC implementations since the majority of chip real estate is dedicated to memory bits, configuration bits, and user bits. Moreover, single event upsets (SEUs) in the configuration bits of SRAM-based FPGAs result in permanent errors in the mapped design. In this paper we analyze the soft error vulnerability of FPGAs used in information systems. Since the reliability requirements of these high performance information subsystems are very stringent, the reliability of the FPGA chips used in the design of such systems plays a critical role in overall system reliability. We present an analytical approach (versus fault injection) for soft error rate estimation in FPGA-based designs. We also validate the projections produced by our analytical model using field error rates obtained from failure data obtained from a large FPGA-based design used in the logical unit module board of a commercial information system. This comparison confirms that the projections obtained from our analytical tool are accurate (there is an 81% overlap in FIT rate range obtained with our analytical modeling framework and the field failure data studied).
Keywords
SRAM chips; VLSI; cosmic ray interactions; field programmable gate arrays; SRAM-based FPGA; VLSI systems; cosmic particles; high-performance information systems; logical unit module board; single event upsets; soft error susceptibility analysis; Analytical models; Application specific integrated circuits; Error analysis; Failure analysis; Field programmable gate arrays; Information analysis; Information systems; Single event transient; Single event upset; Very large scale integration; Error analysis; SRAM chips (SRAM-based FPGAs); field programmable gate arrays (FPGA); information systems; logic circuit fault tolerance; reliability estimation; reliability modeling;
fLanguage
English
Journal_Title
Nuclear Science, IEEE Transactions on
Publisher
ieee
ISSN
0018-9499
Type
jour
DOI
10.1109/TNS.2007.910426
Filename
4395391
Link To Document